- Overview
- Setup
- Running Simulation
- Hardening the User Project Macro using OpenLANE
- Checklist for Open-MPW Two Submission
- List of Contributors
YONGA-LZ4 Decoder is an implementation of the decoder of the popular LZ4 compression algorithm.
export PDK_ROOT=<pdk-installation-path>
export OPENLANE_ROOT=<openlane-installation-path>
cd $UPRJ_ROOT
export CARAVEL_ROOT=$(pwd)/caravel
make install
- This test is meant to verify that we can read and write to the YONGA-LZ4 Decoder through the WISHBONE port. The firmware first writes a compressed data stream to input FIFO of the YONGA-LZ4 Decoder, then reads decoded data stream from output FIFO of the YONGA-LZ4 Decoder.
To run RTL simulation,
cd $UPRJ_ROOT
make verify-wb_test
# Run openlane to harden user_proj_example
make user_proj_example
# Run openlane to harden user_project_wrapper
make user_project_wrapper
- The project repo adheres to the same directory structure in this repo
- The project repo contain info.yaml at the project root
- Top level macro is named
user_project_wrapper
- Full Chip Simulation passes for RTL and GL (gate-level)
- The hardened Macros are LVS and DRC clean
- The hardened
user_project_wrapper
adheres to the same pin order specified at pin_order - XOR check passes with zero total difference.
- Openlane summary reports are retained under ./signoff/
In alphabetical order:
- Abdullah Yildiz
- Altug Somay
- Burak Yakup Cakar
- Muhammed Bahadir Turkoglu
- Rifat Demircioglu