From d11a85fcba0df0b5d85ce9db44957d0b028b766c Mon Sep 17 00:00:00 2001 From: =?UTF-8?q?Martin=20Povi=C5=A1er?= Date: Thu, 30 Nov 2023 11:12:55 +0100 Subject: [PATCH] fixup! quicklogic: Add basic k6n10f tests --- tests/arch/quicklogic/qlf_k6n10f/mux.ys | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/tests/arch/quicklogic/qlf_k6n10f/mux.ys b/tests/arch/quicklogic/qlf_k6n10f/mux.ys index 60df06b6981..97e25cab058 100644 --- a/tests/arch/quicklogic/qlf_k6n10f/mux.ys +++ b/tests/arch/quicklogic/qlf_k6n10f/mux.ys @@ -35,5 +35,5 @@ equiv_opt -assert -map +/quicklogic/qlf_k6n10f/cells_sim.v -map +/quicklogic/com design -load postopt # load the post-opt design (otherwise equiv_opt loads the pre-opt design) cd mux16 # Constrain all select calls below inside the top module select -assert-max 5 t:$lut r:WIDTH=6 %i # OOT flow does 2 -select -assert-count 0 t:$lut r:WIDTH=3 %i # and here 1 +select -assert-max 1 t:$lut r:WIDTH=3 %i # and here 1 select -assert-none t:$lut r:WIDTH=6 r:WIDTH=3 %u %i %% t:* %D